



#### Topic 4: Building memory

Flip-flop 触发器
Register(寄存器) and Counter(计数器)





#### Combinational logic and sequential logic

- Combinatorial logic is that its outputs are purely a function of its inputs (ALU, voter, flags.....)
- Sequential logic is that its outputs are a function of its inputs and of its current outputs(Register)
  - This involves **feedback** of the outputs to the inputs
  - This feedback is the hook on which we hang memory(output remain)





## S-R flip-flop



R=S=0, not allowed

|                                                                 | Q | R | S | $Q_0$ |
|-----------------------------------------------------------------|---|---|---|-------|
|                                                                 | 0 | 1 | 1 | 0     |
| R=S=1, Unchanged                                                | 1 | 1 | 1 | 1     |
|                                                                 | 1 | 1 | 0 | 0     |
| S=0, R=1; Q=1 set                                               | 1 | 1 | 0 | 1     |
| $\begin{bmatrix} S-1 & D-0 & O-0 & respectively. \end{bmatrix}$ | 0 | 0 | 1 | 0     |
| S=1, R=0; Q=0 reset                                             | 0 | 0 | 1 | 1     |







Feedback is introduced, Output Qn+1 is related to original Qn

R,S can set or reset output

R,S=1,the output remain (keep unchanged), It means this bit is reserved

Basic logic gate for sequential circuit(state equation): Qn+1= S'+QR:





## Limitations of the S-R flip-flop

- There are two problems in using an S-R flip-flop to implement a bit in a register
  - 1. It has distinct SET and RESET inputs
    - We'd ideally like just a **single input** that "sets" the state if it's 1 and "resets" the state if it's 0
- 2. We have no way of telling the flip-flop exactly **when** it should store input data
  - We'd like a "latch" signal for this to work in a practical system under the supervision of a control unit



Add a latch as control to two gates, D is input data







## D-latch



|                  | Q | L | D | Q <sub>0</sub> |
|------------------|---|---|---|----------------|
|                  | 0 | 0 | 0 | 0              |
|                  | 1 | 0 | 0 | 1              |
| <b>\</b> "latch" | 0 | 1 | 0 | 0              |
| <b>J</b> a 0     | 1 | 1 | 0 | 1              |
|                  | 0 | 0 | 1 | 0              |
|                  | 1 | 0 | 1 | 1              |
| } "latch"        | 1 | 1 | 1 | 0              |
| <b>J</b> a 1     | 1 | 1 | 1 | 1              |







# Difference from RS flip flop

• One input

$$L=1, Q_{(n+1)}=D$$

• One control (Latch) L = 0,  $Q=Q_0$ 

$$L = 0$$
,  $Q = Q_0$ 





## D flip flop

Master latch

Slave latch



In what case, Q=D? Benefit?

上升沿触发,脉冲触发,在瞬间触发,降低干扰



what's meaning of D, Q, CP,

Q'

D: input data

Q: output

Q': the reverse of output

CP: clock pulse





#### Waveform 波形 Draw Q1, Q



D<sub>0</sub> is effective input
D<sub>1</sub> ,D<sub>2</sub> D<sub>3</sub> are interference
D<sub>4</sub> is effective input
Only D<sub>1</sub> and D<sub>4</sub> are reserved

Compare Q1, Q, Q1: interference Q: No interference In CP edge, Q=D CP control to store



CP=0, 外部信号进入Q1, Q不变Assume: interferenceCP=1, Q1进入Q输出, 外部信号不进入, D1,D2,D3抑制



#### Where is CP from?





CP is control sigal, which input to control unit of each computer components

Clock pulse circuit





## How to build register?





### A register using multiple flip-flops



Output Enable



#### Draw the sequential diagram Analyze the logic gate function



(S is set control, R is reset control, assume  $Q_0=0$ ,  $Q'_0=1$ ) (low level is effective)



Write logic status equation

Draw sequential waveform







Base 4







Countdown counter









Counter (Timer) Frequency divider









Serial input D1 and parallel out

shifting right

synchronous trigger









Serial input D1 and parallel out

shifting right

synchronous trigger





#### Loop shift register



Initial state: F4F3F2F1:1000

|   | F4 | F3 | F2 | F1 |
|---|----|----|----|----|
| 0 | 1  | 0  | 0  | 0  |
| 1 | 0  | 1  | 0  | 0  |
| 2 | 0  | 0  | 1  | 0  |
| 3 | 0  | 0  | 0  | 1  |
| 4 | 1  | 0  | 0  | 0  |





## Buses: connecting the blocks

- Buses are the <u>"glue"</u> of the computer architecture
  - They connect the elements of the von Neumann architecture: the ALU, the control unit, memory chips, and I/O devices
  - They are essentially bundles of wires, one for each bit
- There are three types of bus
  - An address bus runs between the control unit and main memory
    - Used to tell main memory to access a specific address (whether for reading or writing)
    - The "width" of the address bus corresponds to the amount of addressable memory
      - Examples: 16 bits → 65536 bytes ( $2^{16}$ ); 32 bits → 4 GB ( $2^{32}$ )
  - Data buses carry data around the computer
    - An "n-bit" processor will have a data bus *n* bits wide (e.g. n=8 or 32 or 64)
      - This means we can read/ write *n* bits from/ to memory in one go
    - Some processors have distinct internal and external data buses
      - External bus may be narrower to reduce the number of external connections/ pins, and thus cost
  - -- Control bus





# Data buses: connecting to registers Explanation

• Bus wires are *shared* 



... so we must ensure that there is only one active output at a given time?

A job for **output enable**...





### Summary

- We know the difference between combinatorial and sequential logic
- We know how logic components can be used to build one bit of static storage (static memory)flip flop we know how these bits can then be combined into multi-bit Registers and counter
- We understand how the elements of the computer architecture can be glued together using buses





#### Exercise

- 1: Draw out the D flip-flop symbol, explain the meaning of CP, D, Sd, Rd, Q, Enable.
- 2: Draw base-6 counter logic circuit

Draw the waveform of base\_6 counter

3. Design any number system counter(任意进制,如54进制,前50个10进制,后4个位5进制)





#### Exercise after class

• Design 60 base counter

• Design a timer(counter based on subtraction)